# A Novel Approach for Space Vector Based PWM Algorithm for Diode Clamped Three level VSI Fed Induction Motor Drive

Debanjan Roy<sup>1</sup>, Madhu singh<sup>2</sup>, Tapas Roy<sup>3</sup>

<sup>1,2</sup> Department of Electrical and Electronics Engineering, National Institute of Technology Jamshedpur, India <sup>3</sup> School of Electrical Engineering, Kalinga Institute of Industrial Technology University, Bhubaneswar, India

| Article Info                                                                                                                 | ABSTRACT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Article history:                                                                                                             | Performance of voltage source inverter depends on pulse width modulation<br>algorithms. Various algorithms exist for conventional space vector as well as<br>space vector based bus clamped pulse width modulation for multilevel<br>inverter in the literature. In this paper appropriate region selection algorithm<br>for conventional space vector pulse width modulation (CSVPWM) and bus<br>clamped pulse width modulation (BCPWM) techniques are proposed for                      |  |
| Received Sep 17, 2017<br>Revised Nov 24, 2017<br>Accepted Dec 3, 2017                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| Keyword:                                                                                                                     | diode clamped three level voltage source inverter. The proposed techniques<br>are implemented on a three level voltage source inverter feeding power to<br>induction motor drive for open loop operation. The schemes are simulated in<br>MATLAB/SIMULINK environments. The merit of proposed region<br>selection algorithm is tested and verified through simulation result. Further<br>performance comparisons between SVPWM and BCPWM for different<br>modulation index are discussed. |  |
| Bus clamping PWM<br>Conventional space vector<br>PWM<br>Harmonic distortion<br>Multilevel inverter<br>Region selectrion      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|                                                                                                                              | Copyright © 2017 Institute of Advanced Engineering and Science.<br>All rights reserved.                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| Corresponding Author:                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| Debanjan Roy,<br>School of Electrical and Electronics<br>National Institute of Technology, Jan<br>Jharkhand - 831014, India. | Engineering,<br>nshedpur,                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |

# 1. INTRODUCTION

Email: 2014rsee006@nitjsr.ac.in

Nowadays, multilevel inverter becomes very popular in high-power medium voltage applications. The most important topologies for multilevel inverters are given in [1]-[2]. There exist different types of conventional and advanced PWM techniques for multilevel inverters [3]-[4]. (SHEPWM) and Conventional Space Vector PWM (CSVPWM) are most popular conventional PWM strategies for three level inverters [5]-[6]. Bus Clamping PWM (BCPWM) technique is one of the most popular advanced PWM technique for multilevel inverters [7]-[9].

In this paper, a MOSFET based three-level diode clamped inverter is considered. An advanced PWM technique i.e. space vector based bus clamping PWM is introduced in [9]. BCPWM is better compared to conventional SVPWM in respect of current ripple; switching loss is given in [9]-[12]. A novel approach has been proposed for implementing these both PWM techniques is introduced in [11]. In this paper the modified approach is discussed and verified in MATLAB/SIMULINK on an open loop three-phase induction motor.

There are different techniques to implement conventional as well advanced PWM techniques for three-level inverter. Those techniques are based on mapping concept [5]-[10]. In this paper a new technique is introduced to implement CSVPWM and BCPWM techniques for three-level inverter. The proposed technique is based on algebraic equations. It is easy to understand as well as simple to implement.

The effectiveness of the proposed technique is achieved by proper simulation of three-level inverter in MATLAB. It is observed that the BCPWM technique, based on proposed technique has all the advantages compared to CSVPWM technique. Further, for higher (above three) level inverter, this technique is also applicable.

### 2. CSVPWM TECHNIQUE FOR THREE-LEVEL INVERTER

The hexagon formed by space vectors for three-level inverter is shown in Figure 1. It consists of 27 number of space vectors. There are four kinds of space vectors namely large, medium, small and zero. There are six number of large, six number of medium, three number of zero and 12 number of small space vectors in the hexagon. Out of twelve numbers of small space vectors, six are known as redundancy space-vectors. The hexagon is divided into six sectors of equal duration of 60° which is shown in Figure 1. There has been different approaches reported in the literature i.e. carrier based approach and program based approach. In program based approach concept of mapping is introduced in [13]. Each sector has four regions. So for generating reference vector the sector, region and vector sequence selection are very important. After sector selection, in which region the reference vector is located is needed to be find out. After region selection, the reference vector is generated by applying nearby space vectors.



Figure 1. Division of sectors and regions for three-level inverter

## 3. BCPWM TECHNIQUE FOR THREE-LEVEL INVERTER

Bus clamped PWM technique is one of the most popular advanced type of PWM technique. In this technique, each phase of inverter is clamped to one of the DC bus terminals for certain duration over the fundamental cycle. During the, clamping duration, the clamped phase is not switching but the other two phases keep switching.

Based on the region of clamping four types of bus clamped PWM namely TYPE1, TYPEII, TYPEII and TYPE IV can be defined [9]. The clamping region and the clamping phase for TYPE II BCPWM are shown in Figure 2. In each sector, there has a clamped phase. So clamping duration is 60°. This BCPWM is popularly known as 60° BCPWM technique.

In sector 1, R-phase gets clamped to positive DC bus whereas in sector 4, R-phase is clamped to negative DC bus. So over a fundamental cycle, the total clamping duration is120°. It has been observed that at high modulation index the inverter performs better in BCPWM compared to conventional PWM techniques [9].



Figure 2. Space vector diagram for TYPE II clamping

At same carrier frequency, the switching loss of inverter is less for BCPWM as compared to CSVPWM whereas at same switching frequency and high modulation index, the output current ripple is significantly less in BCPWM compared to conventional PWM techniques [9]. In this paper, TYPE II BCPWM is selected for analysis.

#### 4. PROPOSED REGION SELECTION TECHNIQUE

For generating the reference vector, the region in which the reference vector is located needs to find out. In the proposed method, the actual sector containing the tip of the reference space vector need not be identified. A general method is proposed in [13] for the multilevel inverters. The SVPWM is implemented using mapping concept. The proposed method is to identify the center of a sub-hexagon containing the reference space vector. Using the center of the subhexagon, the reference space vector is mapped to the inner most sub hexagon, and the switching sequence corresponding to a two-level inverter is esteblished. A new technique based on algebraic equations is proposed in this paper to find out the region in any sector. There are four regions in a sector for three level inverter as shown in the Figure 2. Figure 3 shows two consecutive sectors (sector 1 and sector 2). As the hexagon is symmetric, the procedure for region selection in one sector is applicable to other sectors.



Figure 3. Region selection technique for sector 1 and 2.

Consider zero vectors ( $V_0$ ,  $V_{25}$ ,  $V_{27}$ ) as origin, the co- ordinates for other vectors in a sector can be found in x-y plane as shown Figure 4. The x coordinate is in phase with the starting vector of any sector and y coordinate is perpendicular to the x coordinate. Theta ( $\theta$ ) is the angle between the reference vector and the starting vector of any sector. The co-ordinates for different vectors in sector 1 are as follows.

Table 1. The Performance of The Co-ordinates For Different Vectors in Sector 1

| Vector                                             | Name   | C-ordinate(X,Y)                                 |
|----------------------------------------------------|--------|-------------------------------------------------|
| V <sub>0</sub> , V <sub>27</sub> , V <sub>25</sub> | Zero   | (0,0)                                           |
| $V_{1}, V_{19}$                                    | Small  | $\left(\frac{V_{DC}}{2},0\right)$               |
| V <sub>13</sub>                                    | Large  | $(V_{DC}, 0)$                                   |
| V <sub>7</sub>                                     | Medium | $\left(\frac{3V_{DC}}{4},0\right)$              |
| $V_{14}$                                           | Large  | $\left(\frac{V_{DC}}{2}, \sqrt{3}V_{DC}\right)$ |
| V <sub>2</sub> , V <sub>20</sub>                   | Small  | $\left(\frac{V_{DC}}{4}, \sqrt{3}V_{DC}\right)$ |

For region selection, two algebraic equations are needed to form. One equation is for straight line between vectors  $V_1$  and  $V_2$ . Other equation is for straight line between vectors  $V_1$  and  $V_2$ . The equations are as follows.

$$y = -\sqrt{3} \left(x - \frac{V_{DC}}{2}\right)$$
 (1)

$$y = \sqrt{3} \left( x - \frac{V_{DC}}{2} \right)$$
 (2)

The reference vector  $V_{ref}$  has two components

$$x_1 = \left| V_{ref} \right| \cos \theta \tag{3}$$

$$y_1 = \left| V_{ref} \right| Sin\theta \tag{4}$$

Now by using (1), (2) and (3), the y components corresponding  $x_1$  can be found out for region selection. By putting (3) in (1) and (2), the following y component values are achieved.

$$y_{11} = -\sqrt{3} \left( x_1 - \frac{V_{DC}}{2} \right)$$
(5)

$$y_{22} = \sqrt{3} \left( x_1 - \frac{V_{DC}}{2} \right) \tag{6}$$

Now by comparing the above coordinates, it can be found out in which region the reference vector is located. The conditions for region selection are tabulated in Table 2. For other sector, the region selection is same as that for sector 1 expect the x-y coordinate shifted by  $60^{\circ}$ .

|        | Table 2. Conditions for region selection in sector 1                               |
|--------|------------------------------------------------------------------------------------|
| Region | Condition                                                                          |
|        | $0 < x_1 \le V_{DC} / 4$ and $0 \le \theta \le 60^\circ$                           |
|        | Or                                                                                 |
| 1      | $V_{DC} / 4 < x_1 < V_{DC} / 2$ and $y_1 \le y_{11}$                               |
|        | $V_{DC} / 4 < x_1 \le V_{DC} / 2$ and $y_{11} < y_1 \le \sqrt{3} V_{DC} / 4$       |
| 2      | Or                                                                                 |
|        | $V_{DC} / 2 < x_1 \le 3V_{DC} / 4$ and $y_{22} < y_1 \le \sqrt{3}V_{DC} / 4$       |
|        | $V_{DC} / 2 < x_1 \le 3V_{DC} / 4$ and $y_1 \le y_{22}$                            |
| 3      | Or                                                                                 |
|        | $3V_{DC}/4 < x_1 \le V_{DC}$ and $0 \le \theta \le 30^\circ$                       |
| 4      | Conditions for regions 1, 2 and 3 are not satisfied then region 4 will be selected |

### 5. VECTOR SEQUENCE AND DWELL TIME CALCULATION FOR CSVPWM

For generating the reference vector in any region of any sector the following two conditions should be satisfied:

- a. Only one switch is switched during state transition. That is transition from state 1 to state -1 and vice-versa is not allowed.
- b. Final state of the present sample is the first state of the next sample.

The vector sequence in each region is selected in such way that the above two condition satisfy. The vector sequences for different regions in sector 1 are tabulated in Table 3.

| Table 3. Vector sequence for different region in sector 1 |                                                                                                                                         |
|-----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| Region                                                    | Vector Sequence                                                                                                                         |
| 1                                                         | $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                    |
| 2                                                         | $\begin{array}{ccc} V_{19} & V_{20} \longleftrightarrow V_7 \iff & _1 & _2 \\ (0-1-1) & (00-1) & (10-1) & (100) & (110) \end{array}$    |
| 3                                                         | $(0-1-1)  \begin{array}{c} V_{19} & \longleftrightarrow & V_{13} & \longleftrightarrow & V_{7} \\ (1-1-1) & (10-1) & (100) \end{array}$ |
| 4                                                         | Conditions for regions 1, 2 and 3 are not satisfied then region 4 will be selected                                                      |

By volt-sec balance the dwell times are calculated and tabulated in Table 4 for sector 1.

Where  $T_s =$  Sample Time  $= T_a + T_b + T_c$ 

$$m =$$
Modulation Index $= \frac{2}{\sqrt{3}} (V_{ref} / V_{DC})$ 

Figure 4 shows the timing diagram for region 1 in sector 1. It is observed that at a time only one switch is switched for each transition. The timing diagrams for other regions in sector 1 are as per Table 3.



Figure 4. Timing diagram of vector sequence for region 1 in sector 1 for CSVPWM

| Table 4. Dwell times for sector 1 |                                 |                                                         |
|-----------------------------------|---------------------------------|---------------------------------------------------------|
| Region                            | Vectors                         | Dwell Time                                              |
| 1                                 | $\mathbf{V}_1$                  | $T_a = T_s \left\{ 2m Sin(\pi/3 - \theta) \right\}$     |
|                                   | $V_0V_{27}V_{25}$               | $T_b = T_S \left\{ 1 - 2m Sin(\pi/3 + \theta) \right\}$ |
|                                   | $V_2$                           | $T_c = T_s \left\{ 2mSin\theta \right\}$                |
| 2                                 | $V_{1} V_{19}$                  | $T_a = T_S \left\{ 1 - 2m Sin \theta \right\}$          |
|                                   | $V_7$                           | $T_b = T_s \left\{ 2mSin(\pi/3 + \theta) - 1 \right\}$  |
|                                   | $\mathbf{V}_2  \mathbf{V}_{20}$ | $T_c = T_S \left\{ 1 - 2m Sin(\pi/3 - \theta) \right\}$ |
| 3                                 | $V_{1} V_{19}$                  | $T_a = T_s \left\{ 2 - 2m Sin(\pi/3 + \theta) \right\}$ |
|                                   | $V_7$                           | $T_b = 2T_s mSin\theta$                                 |
|                                   | V <sub>13</sub>                 | $T_c = T_s \left\{ 2mSin(\pi/3 - \theta) - 1 \right\}$  |
| 4                                 | $V_{14}$                        | $T_a = T_s \left\{ 2m Sin \theta - 1 \right\}$          |
|                                   | <b>V</b> <sub>7</sub>           | $T_b = T_s \left\{ 2m Sin(\pi/3 - \theta) \right\}$     |
|                                   | $\mathbf{V}_2\mathbf{V}_{20}$   | $T_c = T_s \left\{ 2 - 2m Sin(\pi/3 + \theta) \right\}$ |

### 6. VECTOR SEQUENCE AND DWELL TIME CALCULATION FOR BCPWM

For generating the reference vector in any region of any sector the following two conditions should be satisfied:

- a. Only one switch is switched during state transition. That is transition from state 1 to state -1 and vice-versa is not allowed.
- b. Final state of the present sample is the first state of the next sample.

The vector sequence in each region is selected in such way that the above two conditions satisfy. The vector sequences for different regions in sector 1 are tabulated in Table 5a. Dwell times for sector 1 as shown in Table 5b

Table 5a. Vector sequence for different region in sector 1

| Region | Vector Sequence                                                                                                                                                   | Clamped Phase |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 1      | $\begin{array}{ccc} \mathbf{V}_1 & \mathbf{V}_2 & \overleftarrow{\leftarrow} \mathbf{s}_s \\ (100) & (110) & (111) \end{array}  \Longleftrightarrow  \end{array}$ | +R            |
| 2      | $\begin{array}{ccc} \mathbf{V}_2 & \mathbf{V}_1 & _7 \\ (110) & (100) & (10-1) \end{array} \end{array} \longleftrightarrow$                                       | +R            |
| 3      | $\underbrace{V_1  V_7  \bigoplus V_{13}}_{(100)(10-1)  (1-1-1)}  \bigoplus$                                                                                       | +R            |
| 4      | $\underbrace{\begin{array}{ccc}V_2 & V_{14} \\ (110) & (11-1)\end{array}}_{(10-1)}V_7 \iff$                                                                       | +R            |

| R | Vectors                | Dwell Time                                                          |
|---|------------------------|---------------------------------------------------------------------|
|   | $\mathbf{V}_1$         | $T_a = T_s \left\{ 2mSin(\pi/3 - \theta) \right\}$                  |
| 1 | $\mathbf{V}_0$         | $T_b = T_s \left\{ 1 - 2m Sin(\pi/3 + \theta) \right\}$             |
|   | $V_2$                  | $T_c = 2mT_sSin\theta$                                              |
| 2 | $\mathbf{V}_1$         | $T_a = T_s \left\{ 1 - 2m Sin \theta \right\}$                      |
| Z | $V_7$                  | $T_b = T_s \left\{ 2mSin(\pi/3 + \theta) - 1 \right\}$              |
|   | $V_2$                  | $T_c = T_s \left\{ 1 - 2m Sin(\pi/3 - \theta) \right\}$             |
| 2 | $V_1$                  | $T_a = T_s \left\{ 2 - 2m Sin(\pi/3 + \theta) \right\}$             |
| 3 | $V_7$                  | $T_b = 2mT_s Sin\theta$                                             |
|   | <b>V</b> <sub>13</sub> | $T_c = T_s \left\{ 2m Sin(\pi/3 - \theta) - 1 \right\}$             |
| 4 | $V_{14}$               | $T_a = T_s \left\{ 2mSin\theta - 1 \right\}$                        |
| 4 | $V_7$                  | $T_b = T_s \left\{ 2m Sin(\pi/3 - \theta) \right\}$                 |
|   | $V_2$                  | $T_{\rm r} = T_{\rm s} \left\{ 2 - 2m Sin(\pi/3 + \theta) \right\}$ |

Table 5b. Dwell times for sector 1

Figure 6(a) and 6(b) show the timing diagrams of vector sequence for region 1 and region 4 of sector 1. It is observed that R phase gets clamped to positive DC bus terminal. In similar fashion the other sectors can be analyzed.



Figure 6 (a). Timing diagram of vector sequence for region 1 in sector 1 for BCPWM (b). Timing diagram of vector sequence for region 4 in sector 1 for BCPWM

#### 7. SIMULATION RESULTS AND COMPARISON STUDY

The algorithms using proposed region selection technique for conventional SVPWM and BCPWM for three-level inverter are verified through simulation on a 4KW 400V 50Hz 1430 rpm induction motor drive supplied from a three phase three level diode clamped inverter. A comparison has been studied for different PWM technique using three phase induction motor. The inverter is modelled using MATLAB/SIMULINK. The comparison is considered for same sampling frequency. But  $f_{sw}$  of CSVPWM is 1.86667 times that of bus clamping PWM. The simulation is done by considering the following conditions:

- 1. DC bus voltage, VDC = 400 V
- 2. 5 HP, 3 phase, 3 wire, 230 V, 4 pole squirrel cage induction motor with parameters  $r_s = 0.531\Omega$ ,  $r_r = 0.408\Omega$ ,  $J = 0.1 \text{kg} m^2 L_{\text{ls}} = L_{\text{lr}} = 2.52 \text{mH}$ ,  $L_{\text{ls}} = 84.7 \text{mH}$ .
- 3. Modulation index=0.9; Switching frequency,  $f_{sw} = 10$ kHz.



Figure 7. Simulation results: Vp,  $V_L$ ,  $I_{NL}$  and their harmonic analysis at no load for m=0.9. (a) CSVPWM (b) BCPWM

A Novel Approach for Space Vector Based PWM Algorithm for ... (Debanjan Roy)



Figure 7. Simulation results: Vp,V<sub>L</sub>,  $I_{NL}$  and their harmonic analysis at no load for m=0.9. (a) CSVPWM (b) BCPWM

The plot of pole voltages ( $V_P$ ), line voltage ( $V_L$ ), line current and harmonic analysis of line current for both the PWM techniques has been shown in Figure 7 and Figure 8 under no-load and full load respectively at 0.9 modulation index. The rms value of fundamental component is 360 V for CSVPWM and 361.3 V for V for BCPWM. The rms value of fundamental component of the motor no-load current  $I_{NL1}$  is 3.712 A for CSVPWM and 3.738 A for CSVPWM and BCPWM respectively. The total harmonic distortion line current is 2.65% for CSVPWM and 2.12% for BCPWM at no load.



Figure 8. Simulation results:  $V_L$ ,  $I_{FL}$  and their harmonic analysis at full load for m=0.9. (a)CSVPWM (b)BCPWM

A Novel Approach for Space Vector Based PWM Algorithm for ... (Debanjan Roy)

At full load under same modulation index the rms fundamental component of line voltage is 353.9 V for CSVPWM and 355 V for BCPWM. The fundamental component of line currents are 17.97 A and 18.05 A respectively. The (%) THD of line currents are 0.57% for CSVPWM and 0.43% for BCPWM technique.



Figure 9. Simulation results for CSVPWM at m=0.9 (a) phase A stator current (b) dynamic speed characteristic (c) torque characteristic of induction motor



Figure 10. Simulation results for BCPWM at m=0.9 (a) phase A stator current (b) dynamic speed characteristic (c) torque characteristic of induction motor

From the simulation results as shown in the Figure 7, it can be noticed that the triplen harmonics are present in the pole voltages in both the cases, but due to the three phase symmetry, these are absent from the line voltages as well as line currents. The even harmonics are also be negligible due to half wave symmetry. The stator current, speed characteristic and torque characteristics of an induction motor is shown in Figure 9 and Figure 10 for CSVPWM and BCPWM respectively. After 0.5 seconds dynamically motor is run under full load and the corresponding effects is shown in the figures above.

#### 8. PERFORMANCE ANALYSIS

The performance of voltage source inverter is dependent on the PWM technique and its algorithm. The PWM algorithms are evaluated in terms of THD, fundamental component of line voltage and pole voltage. The %THD of line voltage is evaluated at different modulation index (m) for CSVPWM and BCPWM respectively and it is seen from the Figure 11(a) that for higher modulation index the THD is

getting lower. The figure also depicts the superiority of BCPWM over CSVPWM. The Figure 11(b) explains the (%)THD of line current over the range 0.5 to .9 of modulation index. The variation of  $V_{L1}$  for the simulation data are given in Figure 11(c) for the mentioned region of modulation. The  $V_{L1}$  is linear in the linear modulation region as shown in the Figure 11(c) for both the modulation techniques.



Figure 11. Simulation results. (a)V<sub>LTHD</sub> versus m. (b) I<sub>LTHD</sub> versus m. (c) V<sub>L1</sub> versus m.

## 9. CONCLUSION

The new technique for region selection for CSVPWM as well as BCPWM is proposed in this paper. The performance comparison in terms of are made between CSVPWM and BCPWM for three-level inverter and it is validated through simulated results and it shows that BCPWM technique is better than the CSVPWM technique in respect of THD and current ripple. The simulated results also show the effectiveness of the proposed technique. The proposed techniques are tested on open loop induction motor drive system. The real implementation of proposed technique for closed loop drive system will be a challenging work for the future.

#### REFERENCES

- Rodriguez, J., Jih-Sheng, Lai, Peng, F.Z., "Multilevel inverters: a survey of topologies, controls, and applications," *IEEE Transactions on Industrial Electronics*, vol. 49, pp: 724 - 73, 2002.
- [2] Peng, F.Z., Wei Qian Dong Cao, "Recent advances in multilevel inverter topologies and applications," International Power Electronics Conference (IPEC), pp-492 – 501, 2010.
- [3] Zulkifilie Bin Ibrahim, Md. Liton Hossain, Ismadi Bin Bugis, Jurifa Mat Lazi, Nurazlin Mohd Yaakop, " Comparative Analysis of PWM Techniques for Three Level Diode Clamped Voltage Source Inverter," *International Journal of Power Electronics and Drive System (IJPEDS)*, Vol. 5, No. 1, July 2014, pp. 15-23.
- [4] G. Kumara Swamy, Y.P. Obelusu, "Modified SVPWM Algorithm for 3-level Inverter Fed DTC Induction Motor Drive," *International Journal of Power Electronics and Drive System (IJPEDS)*, Vol. 7, No. 4, December 2016, pp. 1134~1145.
- R Joetten and C.Kehl, "A fast space-vector control for a three-level voltage source inverter," *in conf. Rec. European* Power Electronics Conf.(EPE), Florence, 1991, pp.2:070-2:075.

- [6] Abdul Rahiman Beig, Saikrishna Kanukollu, Khalifa, V.T. Ranganathan, "Space Vector Based Synchronized PWM Algorithm for Three Level Voltage Source Inverters: Principles and Application to V/fDrives," *IEEE transaction* 2002.
- [7] Narayanan, G., Ranganathan, V.T., "Synchronised PWM strategies based on space vector approach. I. Principles of waveform generation", Electric Power Applications, IEE Proceedings, Vol. 146, pp-267 - 275,1999.
- [8] Narayanan, G., Ranganathan, V.T., "Synchronized PWM strategies based on space vector approach. II. Performance assessment and application to v/F drives," *Electric Power Applications, IEE Proceedings*, Vol. 146 ,pp-276 -281,1999.
- [9] A. R. Beig, Ranganathan V.T., "Space vector based bus clamped PWM algorithms for three level inverters : implementation, performance analysis and application considerations," *Applied Power Electronics Conference and Exposition (APEC) Eighteenth Annual IEEE*, vol. 1, pp-569-575, 2003.
- [10] A.R.Beig, Saikrishna Kanukollu, Apparao Dekka,"Space Vector based three-level discontinuous pulse -width modulation," *IET Power Electron.*,2013, Vol, 6, (8), pp 1475-1482.
- [11] Roy D., Roy T.," A New Technique to Implement Conventional as well as Advanced Pulse Width Modulation Techniques for Multi-level Inverter," *6th India International conference on power electronics*, 2014, pp. 1-6.
- [12] A. R. Beig., Khalifa Al H., "Space Vector based synchronized three-level discontinuous PWM for medium voltage high power VSI," *IEEE Trans. Ind. Electron.*, 2014, Vol. 61,8, pp. 3891-3901.
- [13] Aneesh Mohamed A. S., Anish Gopinath, and M. R. Baiju. A Simple Space Vector PWM Generation Scheme for Any General *n*-Level Inverter. IEEE Transactions on Industrial Electronics; vol. 56, pp. 1649-1656, May 2009.

#### **BIBLIOGRAPHY OF AUTHORS**



Debanjan Roy graduated in Electrical Engg from Future Institute of Engineering and Management, Sonarpur under West Bengal University of Technology (WBUT) in the year 2010, post-graduated from Kalinga Institute of Industrial Technology University, Bhubaneswar in Power Electronics and drives in 2014. At present he is pursuing Ph.D. from National Institute of Technology, Jamshedpur, India. His area of interest is power electronics application in drive system, multilevel inverter, space vector pulsewidth modulation, advanced PWM techniques.



Madhu Singh graduated in Electrical Engineering from NIT, Patna in the year 1990, postgraduated from NIT, Jamshedpur, in Power Electronics and Drives in 1980. She has completed her Ph.D in power electronics from NIT Rourkela in 2014. At present she is working as assistant professor in the department of electrical and electronics engineering in NIT Jamshedpur, India. She has authored more than 15 research papers in the areas of power electronics, Power electronic analysis of electrical machines, Power electronics converters, Induction motor drive control, Fuzzy logic controller, Nonlinear controllers.



Tapas Roy graduated in Electrical Engineering from Jadavpur University in the year 2009. He completed M.E. in Power Electronics from IISc Bangalor in 2013. At present he is working as an assistant professor in the School of electrical engineering in KIIT University, Bhubaneswar, India. He has authored more than 10 research papers in the areas of power electronics precisely Multilevel Inverters, DC-DC converter, Matrix converter, Z-zource Inverter, Switched capacitor converters.