# Design and performance analysis of asymmetric multilevel inverter with reduced switches based on SPWM

# Layth S. Salman, Harith Al-Badrani

ABSTRACT

Department of Electronic Engineering, Ninevah University, Mosul, Iraq

# Article Info

# Article history:

Received Feb 6, 2022 Revised Sep 18, 2022 Accepted Oct 1, 2022

# Keywords:

Asymmetric DC sources Cascade H Bridge Multilevel inverter Sinusoidal pulse width modulation Total harmonic distortion Multilevel inverters have the benefit of producing high output voltage values with little distortion. This paper deals with decreasing total harmonic distortion (THD) and providing an output voltage with various step levels switching devices. In this study, a 27-level inverter with three asymmetric H-Bridge was designed and simulated based on level shift sinusoidal pulsewidth modulation and phase shift sinusoidal pulse-width modulation methods. MATLAB/Simulink has been used to create this model and test it at different types of loads. The results showed that a multilevel inverter with (PS-PWM) produces less (THD) than a multilevel with (LS-PWM), when the resistive load was used, the produced voltage and current THD in (PS-PWM) and (LS-PWM) are 3.02% and 4.30% respectively, that has resulted from the linearity between voltage and current in the resistive load. While in the case of applying an inductive load, the THD in the voltage is constant in both (PS-PWM) and (LS-PWM) methods and has the same values as the THD in a resistive load. However, the THD in the current with inductive load decreased to 2.79% in (PS-PWM) and 4.04% in (LS-PWM). Finally, these results show that the performance of the proposed power circuit with PS-PWM is better than (LS-PWM).

*This is an open access article under the <u>CC BY-SA</u> license.* 



# Corresponding Author:

Layth S. Salman Department of Electronic Engineering, Ninevah University Mosul, Iraq Email: laith.saadi2020@stu.uoninevah.edu.iq

# 1. INTRODUCTION

Multilevel inverters (MLI) have recently been used to compensate for static variables, active power filters, and motor driving applications due to their multiple advantages including high-quality power, reduced switching loss, and the ability to work at a high level of voltage [1]–[5]. Multilevel inverter topologies are divided into three categories: flying-capacitor, diode-clamped, and cascaded inverters [6]–[8]. It has been used to control the cascaded H-bridge (CHB) for its flexibility and simplicity [9]–[13]. There are two types of CHB inverter, symmetrical and asymmetrical topologies [14]–[18]. Equal DC sources are used in the symmetrical MLI structure while unequal DC sources in asymmetrical MLI. Three separate output voltages are generated by each dc source linked to its H-bridge. +Vdc, 0, and –Vdc use numerous switching combinations with the four switches. Seven levels of output voltage are created using three symmetric H-bridges in cascade: +3Vdc, +2Vdc, +Vdc, 0, -Vdc, -2Vdc, -3Vdc. The literature proposes many techniques, using a five-level inverter to solve an electromagnetic disturbance problem in common mode [19], a seven-level inverter that operates on a DC supply and is controlled in real-time using artificial intelligence [20], [21]. By reducing the number of switches, the nearest state control and multicarrier-based SPWM schemes are the most common applications used for MLIs [22], [23].

In a cascaded H-bridge inverter, the output voltage levels are calculated as follows: m=2n+1, where n is the total number of H-bridge and m is the total number of levels, while asymmetric is formed with three H-bridge and different dc source values, (vdc, 3vdc, 9vdc) [11], so, the inverter will produce 27-level of voltage. All of these characteristics of cascade H-bridge multilevel inverter make it possible to use a variety of carrier-based PWM methods [17]. Therefore, carrier-based PWM employs many triangular carrier signals that may be altered in phase and/or vertical position to lower the output voltage harmonic content. A silicon carbide (SiC) switches inverter could be used to generate a sinusoidal voltage [24]–[26]. In this paper, a 27-level single-phase inverter is proposed and a new H-bridge design was tested, a three cascaded H-bridges with asymmetrical voltage sources are presented based on carrier pulse-width modulation techniques. Level-shift pulse-width modulation (LS-PWM) and phase shift carrier PWM technique (PSPWM) have been used in multilevel inverters to reduce THD and increase the output voltage.

# 2. PROPOSED 27-LEVEL INVERTER TOPOLOGY

Figure 1 shows the designed topology circuit diagram. Each cascaded H-bridge has been fed by the asymmetric voltage source [27], [28]. Whereas the magnitudes of the DC voltage sources are in the ratio 1vdc:3vdc:9vdc and the circuit can generate a 27-level output voltage with a range from +13Vdc to -13Vdc including zero voltage level. The level of the output waveform in this structure can be determined by using a formula: 3^n, where n is the number of H-bridges linked in cascade. While the inverter DC source voltage must be in the following ratio: 1vdc: 3vdc: 9vdc: 27vdc: 81vdc, etc. So, with two cascaded H-bridges, a 9-level of output voltage waveform may be obtained, while five H-bridges may give 243-level output waveform. Table 1 shows the configuration of the twelve -switches to create different voltage levels between +13Vdc and -13Vdc.



Figure 1. Proposed 27-level inverter topology

| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ |                  |
|-------------------------------------------------------|------------------|
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$  | TPUT             |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$  | $3_{VDC}$        |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$  | $2_{VDC}$        |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$  | $1_{\rm VDC}$    |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$  | $0_{\rm VDC}$    |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$  | 9 <sub>VDC</sub> |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$  | 8 <sub>VDC</sub> |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$  | 7 <sub>VDC</sub> |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$  | 5 <sub>VDC</sub> |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$  | $5_{VDC}$        |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$  | $4_{VDC}$        |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$  | $3_{VDC}$        |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$  | $2_{\rm VDC}$    |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$  | l <sub>VDC</sub> |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$  | VDC              |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$  | VDC              |
| 0 1 0 1 1 0 1 16 3   0 1 0 1 0 1 1 0 1 16 3           | VDC              |
| 0 1 0 1 0 0 1 1 0 0 1 1 17 4                          | VDC              |
|                                                       | VDC              |
| 0 0 1 1 1 1 0 0 1 1 0 0 18 5                          | VDC              |
| 0 0 1 1 1 1 0 0 0 1 0 1 19 6                          | VDC              |
| 0 0 1 1 1 1 0 0 0 0 1 1 20 7                          | VDC              |
| 0 0 1 1 0 1 0 1 1 1 0 0 21 8                          | VDC              |
| 0 0 1 1 0 1 0 1 0 1 0 1 22 9                          | VDC              |
| 0 0 1 1 0 1 0 1 0 0 1 1 23 1                          | $0_{\rm VDC}$    |
| 0 0 1 1 0 0 1 1 1 1 0 0 24 1                          | $1_{\rm VDC}$    |
| 0 0 1 1 0 0 1 1 0 1 0 1 25 1                          | $2_{VDC}$        |
| 0 0 1 1 0 0 1 1 0 0 1 1 26 1                          | $3_{\rm VDC}$    |

#### 3. CONTROLLING AND SWITCHING

For multi-level inverters, there is a variety of switching and controlling mechanisms. For example, multicarrier pulse width modulation (MCPWM) [17]–[21] and [22], selective harmonic elimination [15], and space vector PWM [16] can be used as modulation control techniques to regulate inverter modulation [29], [30]. In this research, a multicarrier technique will be divided into two types.

# 3.1. Level shift PWM (LS-PWM)

One of the most popular and straightforward switching strategies for multilevel inverters is a level-shift pulse-width modulation [12]. In the case of an m-level inverter, (m-1) carriers with the same carrier frequency (Fc) and the same amplitude (Ac) are arranged. The reference waveform has peak amplitude (Am) and fundamental frequency (fo). Each carrier signal is continually compared to the reference waveform. If the reference signal exceeds any carrier signal, the active device associated with that carrier is turned off. The modulation index (Mi) and the frequency ratio (Mf) in multilevel inverters are defined as:

$$Mi = \frac{A_m}{(m-1)A_c}$$
(1)

$$Mf = (f_c/f_o) \tag{2}$$

In the continuous LS-PWM, depending on the position of the triangular carrier waves with respect to the reference signal, there are three different points to consider. Figure 2 shows the phase disposition pulse-width modulation (PDPWM) where all the carriers are in the same phase.

#### **3.2.** Phase shift carrier PWM

Phase shift carrier PWM is a different technique of PWM theories that uses a constant switching frequency [10]. All triangular carriers in this PWM scheme have the same frequency and peak amplitude. However, any two adjacent carrier waves have a phase change as shown by (3).

$$\theta = 360/((m-1)) \tag{3}$$

Where  $\theta$  is phase angle between any two carrier waves and m is the number of the voltage level as show in Figure 3.

In this paper, two techniques of PWM will be applied, (LS-PWM) and (PS-PWM) for asymmetric three H-bridge to generate 27-level of the output voltage. A sine wave's frequency is the same frequency of the intended output voltage modulated by the carrier signal. As a triple-N number, the switching frequency of

the carrier signal must be higher than the frequency of the reference signal. When both signals are modulated, the signal pulse for the inverter's switching devices [7].



Figure 2. Phase disposition PWM



#### 4. **RESULTS AND DISCUSSION**

Figure 1 shows a single-phase 27-level inverter architecture with less power switching devices, that is built and reformed to achieve greater levels compared to other types. To test the performance of the proposed power circuit, the simulation is performed in MATLAB/Simulink. The circuit consists of three H-bridge with three dc sources (vdc, 3vdc, 9vdc) and twelve switches. R-load and RL-load are used to test the system by LS-PWM and PS-PWM. Figure 4 shows the output multilevel inverter voltage. Figures 5(a) and 5(b) show the system with PS-PWM where R-load is used, producing voltage THD lower than the system with LS-PWM, 3.02% and 4.30% respectively. Figures 6(a) and 6(b) show that the system with PS-PWM and RL-load produces lower voltage THD compared to the system with LS-PWM, 3.02% and 4.29% respectively. Figures 7(a) and 7(b) show that the system with (PS-PWM) and R-load produces lower current THD than the system with LS-PWM and RL-load produces lower current THD than the system with LS-PWM and RL-load produces lower current THD than the system with LS-PWM and RL-load produces lower current THD than the system with LS-PWM and RL-load produces lower current THD than the system with LS-PWM and RL-load produces lower current THD than the system with LS-PWM, 3.02% and 4.30% respectively, and Figures 8(a) and 8(b) show that the system with LS-PWM and RL-load produces lower current THD than the system with LS-PWM, 3.02% and L=1 mH.



Figure 4. Output MI voltage



Figure 5. THD of voltage for 27\_level single phase inverter with resistive load, (a) with LS-PWM and (b) with PS-PWM



Figure 6. THD of voltage for 27\_level single phase inverter with inductive load, (a) with LS-PWM and (b) with PS-PWM



Figure 7. THD of current for 27\_level single phase inverter with resistive load, (a) with LS-PWM and (b) with PS-PWM



Figure 8. THD of current for 27\_level single phase inverter with inductive load, (a) with LS-PWM and (b) with PS-PWM

# 5. CONCLUSION

This study proposes an MLI with three H-bridge asymmetric DC sources. The main point of the proposed inverter is to show the comparison between LS-SPWM and PS-SPWM control techniques to get a multilevel inverter with fewer switching components and low total harmonic distortion (THD). The circuit was tested at both resistive and inductive loads, and the results of this investigation reveal that the total harmonic distortion (THD) of the voltage decreased by 1.28% where the loads were either inductive or resistive. THD of the current with resistive and inductive loads decreased by 1.28% and 1.25%, respectively.

# REFERENCES

- [1] H. Al-Badrani, R. K. Antar, and A. A. Saleh, "Modeling of 81-level inverter based on a novel control technique," *Przeglad Elektrotechniczny*, vol. 9, no. 3, pp. 54–60, 2022, doi: :10.15199/48.2022.03.13.
- [2] A. A. Saleh, R. K. Antar, and H. A. Al-Badrani, "Design of new structure of multilevel inverter based on modified absolute sinusoidal PWM technique," *International Journal of Power Electronics and Drive Systems (IJPEDS)*. vol. 12, no. 4, pp. 2314–2321, 2021, doi: 10.11591/ijpeds.v12.i4.pp2314-2321.
- J.S. Lai, and F.Z. Peng, "Multilevel converters a new bread of converters," *IEEE Trans. Ind. Appl.*, vol. 32, pp. 509–517,1996, doi: 10.1109/28.502161.
- [4] K Ramani and A Krishnan, "New hybrid 27 level multilevel inverter fed induction motor drive," International Journal of Recent Trends in Engineering, vol. 2, no. 5, 2009.
- [5] P. Palanivel, and S.S. Dash "Analysis of THD and output voltage performance for cascaded multilevel inverter using carrier pulse width modulation technique," *IET Power Electronics*, vol. 4, no. 8, pp. 951–958, 2010, doi: 10.1049/iet-pel.2010.0332.
- [6] J. Rodriguez, J.S. Lai, and F. Zheng Peng, "Multilevel inverters; a survey of topologies, controls, and applications," *IEEE Trans. Ind. Electron.*, vol. 49, no. 4, pp. 724–738, 2002, doi:
- [7] V. Naga haskar Reddy, Ch. Sai. Babu and K. Suresh, "Advanced modulating techniques for diode clamped," *APRN J Eng. Appl Sci.*, vol. 6, no. 5, pp. 90–99, Jan 2011.
- [8] S. Sirisukpraser, J.S. Lai, and T.H. Liu. "Optimum harmonic reduction with a wide range of modulation indices for multilevel converter," *IEEE Trans. Ind. Electron.*, vol. 49, pp. 875–881, 2002, doi: 10.1109/TIE.2002.801052.
- [9] K.A. Corzine, M.W. Wielebski, F.Z. Peng, and Jin Wang, "Control of cascaded multilevel inverters," IEEE Trans Power Electron, vol. 19, no. 3, pp. 732–738, 2004, doi: 10.1109/TPEL.2004.826495.
- [10] R. Naderi, and A. Rahmati, "Phase-shifted carrier PWM technique for general cascaded inverters," *IEEE Trans. Power Electron.*, vol. 23, pp.1257–1269, 2008, doi: 10.1109/TPEL.2008.921186.
- [11] O. L. Jimenez, R. A. Vargas, J. Aguayo, J. E. Arau, G. Vela, and A. Claudio, "THD in cascade multilevel inverters symmetric and asymmetric," 2011 ERAMC IEEE Computer Society., Mexico, Nov 2011, pp. 289–295, doi: 10.1109/CERMA.2011.53.
- [12] B. Wu, "Cascaded H-bridge multilevel inverters," in High-Power Converters and AC Drives, Hoboken, NJ: John Wiley and Sons. Inc., Chaps. 7, pp. 119–142, 2006.
- [13] S. Khomfoi, and L. M. Tolbert, *Multilevel power converters*, Power Electronics Handbook, 2nd Edition Elsevier, 2007, 451–182.
- [14] M. Farhadi Kangarlu and E. Babaei, "A generalized cascadedmultilevel inverter using series connection of submultilevel inverters," in *IEEE Transactions on Power Electronics*, vol. 28, no. 2, pp. 625–636, Feb. 2013, doi: 10.1109/TPEL.2012.2203339.
- [15] Lucian A, "Selective harmonic elimination PWM", Mathworks.com /matlabcentral /file exchange sept, 2017.
- [16] S. Wei and B. Wu, "A General Space Vector PWM control Algorithm for Multi-level inverters", IEEE 2003, pp. 562-568.
- [17] A. Paikray, and B. Mohanty, "A new multicarrier SPWM technique for five level cascaded H-bridge inverter," 2014 International Conference on Green Computing Communication and Electrical Engineering (ICGCCEE), 2014, pp. 1–6, doi:
- [18] J. Ramu, S.J.V. Prakash, K. Satya Srinivasu, R.N.D. Pattabhi Ram, M. VishnuPrasad and Md. Mazhar Husain, "Comparison between symmetrical and asymmetrical single phase seven levelcascade h-bridge multilevel inverter with PWM topology," *International Journal of Multidisciplinary Sciences and Engineering*, vol. 3, no. 4, April 2012.

- [19] X. Guo, R. He, and M. Narimani, "Modeling and analysis of new multilevel inverter for solar photovoltaic power plant," *International Journal of Photoenergy*, vol. 2016, no. 9, pp. 1–8, 2016, doi: 10.1155/2016/4063167.
- [20] L. Wang, C. Mao, D. Wang, J. Lu, J. Zhang, and X. Chen, "A real-time and closed-loop control algorithm for cascaded multilevel inverter based on artificial neural network," *The Scientific World Journal*, vol. 2014, pp. 1–12, 2014, doi: 10.1155/2014/508163.
- [21] F. Khoucha, K. Marouani, M. Benbouzid, A. Kheloui, and A. Mamoune, "A 7-level single DC source cascaded h-bridge multilevel inverter with a modified DTC scheme for induction motor-based electric vehicle propulsion," *International Journal of Vehicular Technology*, vol. 2013, pp. 1–9, 2013, doi: 10.1155/2013/718920.
- [22] C.-H. Hsieh, T.-J. Liang, S.-M. Chen, and S.-W. Tsai, "Design and implementation of a novel multilevel DC–AC inverter," *IEEE Transactions on Industry Applications*, vol. 52, no. 3, May/June 2016, doi: 10.1109/TIA.2016.2527622.
- [23] N. A. Rahim, K. Chaniago, and J. Selvaraj, "Single-phase seven-level grid-connected inverter for photovoltaic system," *IEEE Trans. Ind. Electron.*, vol. 58, no. 6, pp. 2435-2443, June 2011, doi: 10.1109/TIE.2010.2064278.
- [24] H. Al-Badrani, S. Feuersaenger and M. Pacas, "VSI with sinusoidal voltages for an enhanced sensorless control of the induction machine," *PCIM Europe 2018; International Exhibition and Conference for Power Electronics, Intelligent Motion, Renewable Energy and Energy Management*, 2018, pp. 1–7.
- [25] H. Al-Badrani, S. Feuersänger and M. Pacas, "SiC-VSI with sinusoidal voltages for an enhanced sensorless control of the induction machine," 2018 IEEE 4th Southern Power Electronics Conference (SPEC), 2018, pp. 1-7.
- [26] H. Al-Badrani, "Flux Observation of Induction Machine Based on the Enhanced Sensorless Voltage Model," IOP Conference Series: Materials Science and Engineering, 1st International Ninevah Conference on Engineering and Technology (INCET 2021) 5th - 6th April 2021, vol.1152, Ninevah, Iraq, doi: 10.1088/1757-899X/1152/1/012030.
- [27] J. Muñoz et al., "Selective harmonic elimination for a 27-level asymmetric multilevel converter," 2017 IEEE International Conference on Environment and Electrical Engineering and 2017 IEEE Industrial and Commercial Power Systems Europe (EEEIC / I&CPS Europe), 2017, pp. 1–5, doi: 10.1109/EEEIC.2017.7977626.
- [28] R. B. Jonnala, N. R. Eluri and S. B. Choppavarapu, "Implementation, comparison and experimental verification of nearest vector control and nearest level control techniques for 27-level asymmetrical CHB multilevel inverter," 2016 International Conference on Control, Instrumentation, Communication and Computational Technologies (ICCICCT), 2016, pp. 214-221, doi: 10.1109/ICCICCT.2016.7987947.
- [29] L. M. Tolbert and T. G. Habetler, "Novel multilevel inverter carrierbased PWM methods," Proc. IEEE Transanction on Industry Application, vol. 35, no. 5, pp. 1098–1107, Sept 1999, doi: 10.1109/28.793371.
- [30] W.-K. Choi, and F.-S. Kang, "H-bridge based multilevel Inverter using PWM switching function," 2009 Telecommunications Energy Conference, 2009. 31st International [INTELEC], doi: 10.1109/INTLEC.2009.5351886.

# **BIOGRAPHIES OF AUTHORS**



Layth S. Salman 💿 🔀 🖾 🕏 got his B.Sc. degrees from College of Electronics Engineering, Ninevah University, Mosul, Iraq in 2014. Now, he is a M.Sc. student at College of Electronics Engineering, Ninevah University. He can be contacted at email: laith.saadi2020@stu.uoninevah.edu.iq.



**Harith Al-Badrani b K s** received the B.Sc and M.Sc. degrees in Electrical Engineering from Northern Technical University, Mosul, Iraq, in 2003 and 2006, respectively. Dr Al-Badrani got his Ph.D.-Ing. degree in Power Electronics and Electrical Drives at the Department of Electrical Engineering and Computer Science, University of Siegen, Germany in 2018. He worked as Scientific Researcher at University of Siegen from 2015 to 2018. Dr.-Ing. Al-Badrani currently working as a lecturer at College of Electronics Engineering, Ninevah University, Mosul, Iraq. His research interests focus on Power Electronics and Electrical Drives. He can be contacted at email: harith.mohammed@uoninevah.edu.iq.