# Design a 25-level inverter topology with less switching devices fed by PV systems

#### Ali Riyadh Ali<sup>1</sup>, Abdulghani Abdulrazzaq Abdulghafoor<sup>1</sup>, Rakan Khalil Antar<sup>2</sup>

<sup>1</sup>Department of Electrical Engineering, College of Engineering, University of Mosul, Mosul, Iraq <sup>2</sup>Technical Engineering College, Northern Technical University, Mosul, Iraq

| Article Info                                                           | ABSTRACT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Article history:                                                       | Multilevel inverter (MLI) technology has lately emerged as one of the most                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Received Feb 20, 2023<br>Revised Mar 24, 2023<br>Accepted Apr 6, 2023  | popular solutions for high power and medium voltage energy management<br>MLIs have many benefits and require more switches for higher levels, which<br>are considered disadvantaged. This could result in large size and extremely<br>expensive cost for the MLI. So, in order to overcome this problem, a new<br>MLI topology is proposed with reduced number of switches. A 25-leve<br>inverter fed by isolated unequal photovoltaic panels as DC sources is choser<br>in this study. The structure of DC voltages is chosen as (1:1:5:5) Vdc. The |
| Keywords:                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Photovoltaic<br>DC/DC converter<br>Multilevel inverter<br>MCPWM<br>THD | proposed approach, which is created using twelve switches, is ideally suited<br>for a high-power application. Multi-carrier with a sinusoidal PWM technique<br>is programmed as a controller. According to the simulation findings, a<br>single-phase system's output voltage and current total harmonic distortion<br>(THD) values are 1.2% and 0.462%, respectively, while a three-phase<br>system's values are 1.07% and 0.342%. These findings prove that the power                                                                              |

circuit and investigation were successful.

This is an open access article under the <u>CC BY-SA</u> license.



### **Corresponding Author:**

Ali Riyadh Ali Department of Electrical Engineering, College of Engineering, University of Mosul Mosul, Iraq Email: alipower76@gmail.com

## 1. INTRODUCTION

Evidently, significant technological developments with more interesting in renewable energies lead to use photovoltaic (PV) systems as a power source. In addition, there are significant researches using PV systems due to the improved classification of semiconductor switches that encourage researchers to build a multilevel inverter (MLI) based on renewable energies [1]. Power converter dependability, efficiency, and compactness have been significantly improved. Furthermore, they are getting increasingly effective, and the field of their application is expanding. As a result, several MLI topologies have been investigated and developed to replace traditional inverters in medium and high power applications such as energy, gridconnected renewable energy systems, high voltage DC power transmission, electric vehicles, and a wide range of industrial applications [2]. Since using power electronics devices, power quality improvement becomes the big point and takes the attention of researchers. Power distortions caused by MLIs are the drawback point that need to minimize as low as possible to improve power system quality [3]. MLI circuit produce lower THD at the output side and lower voltage stress on power switches compared with the conventional type. Studies about this topic try to produce as sinusoidal output waveform as possible [4]. Symmetrical MLIs need many switches and equal DC sources to produce certain voltage level and these topologies become costly. Also, a very complex and difficult control and modulation approach will need. In the other hand, asymmetrical MLIs need less switches and DC sources with the same voltage level that

become lower costly compared with the conventional type. This inventive way gives lower prices, volume, and control complexity. Also the active components can be arranged so that each stage can be linked to unequal DC voltage [5].

Siddique *et al.* [6], introduced a 15-level inverter based on 9-switches and 3-DC sources was developed, as was a 25-level inverter based on 10-switches and 4-DC sources. Apart from having fewer switches, reduction of voltage stresses over the switches is a benefit of both topologies. Prem *et al.* [7], proposed ten switches and four DC sources were combined to produce a 25-level inverter. The recommended design was modulated using the nearest level control (NLC) method, and the total harmonic distortion (THD) values of the output voltage were 3.6%. Sarebanzadeh *et al.* [8], presented 2-DC sources with four capacitors and ten switches were used to create a 25-level inverter. The suggested 25-level inverter has a total loss of 114 w and an efficiency of 97.72% for 5kw output power. Saleh *et al.* [9], suggested it was dependent on a 15-level inverter made up of 11 switches and 3 DC sources. The control circuit used a modified absolute sinusoidal pulse width modulation approach, and the output voltage and current's THD values were 3.6% and 0.84%, respectively. Ouchatti *et al.* [10], developed an 8-PV cell DC source and 27-switches are utilized to create a 9-level three-phase inverter using a modified hybrid multilevel PWM approach. In 2022 [11], a 15-level inverter was created using 3-DC sources and 7-switches with 3-diodes. The output voltage THD was 3%.

According to prior research, the main goal of this article is to deliver higher-level output voltage with fewer switching devices and lower THD. Figure 1 shows an asymmetric MLI topology with 12-switches and 4-DC sources that produces a 25-level output voltage. Section 2 outlines the suggested structure and possible states. Section 3 includes a discussion of control methods. Section 4 presents the simulation findings. Section 5 concludes this study.



Figure 1. Circuit diagram of the proposed MLI

### 2. PROPOSED MLI TOPOLOGY

Recently, industrial medium-voltage applications have shown a lot of interest in multilevel inverters [12]. Due to the growing number of driving circuits and components, typical MLIs' power and control circuits become more complicated as the number of levels rises. Additionally, the system's dependability decreases as the number of discrete components rises. In order to increase component consumption while enhancing the output voltage waveform, various MLI topologies have recently been developed [13]–[16]. Recent research on this kind of MLI employs techniques for adjusting triggering angles to reduce harmonics produced by the inverter's operation, as well as less power electronic switches and DC sources [14]–[18]. The typical cascaded MLI circuit's switching device and DC source count is calculated as follows:

Switch count = 
$$2(\text{Level}-1)$$
 (1)

DC source count = 
$$(\text{Level} - 1)/2$$
 (2)

While in the suggested circuit, number of switching devices and DC sources are selected as:

Switch count = 
$$(\text{Level} - 1)/2$$
 (3)

DC source count = 
$$(\text{Level} - 1)/6$$
 (4)

The recommended design makes use of four separate unequal DC sources, 12 switches, and a 25-level output voltage (+12 Vdc to -12 Vdc). As a result, there are 75% fewer switches and 67% fewer DC sources, respectively. The configuration of the DC voltage sources is (1:1:5:5) Vdc overall.

Table 1 displays the MLI switching patterns required to obtain the requisite 25-level output voltage. Based on the switching states given in Table 1, Figure 2 shows the current path diagram in various operating modes. Where Figure 2(a) depicts the current path to obtain an output voltage of +2Vdc, Figure 2(b) depicts the current path to obtain an output voltage of -6 Vdc, Figure 2(c) depicts the current path to obtain an output voltage of +5 Vdc, and Figure 2(d) depicts the current path to obtain an output voltage of -12 Vdc. Numerous PWM techniques have been employed with multilayer inverters to decrease THD. There are several multicarrier PWM systems as well [5], [19]. In this work, a multicarrier PWM (MCPWM) with phase disposition (PD) approach is employed to lower the THD of the output voltage and current.

Table 1. Switches states of 25-level output voltage

|              |                                        |       |    |       |               |       |       |       |       |       | 0     |       |                     |
|--------------|----------------------------------------|-------|----|-------|---------------|-------|-------|-------|-------|-------|-------|-------|---------------------|
| <b>G</b> ( ) | Conducting switches: $1 = ON; 0 = OFF$ |       |    |       |               |       |       |       | 3.7   |       |       |       |                     |
| State        | $Q_1$                                  | $Q_2$ | Q3 | $Q_4$ | $\tilde{S_1}$ | $S_2$ | $S_3$ | $S_4$ | $S_5$ | $S_6$ | $S_7$ | $S_8$ | V <sub>Out</sub>    |
| 1            | 1                                      | 0     | 1  | 0     | 1             | 1     | 0     | 0     | 1     | 1     | 0     | 0     | 12 V <sub>dc</sub>  |
| 2            | 0                                      | 1     | 1  | 0     | 1             | 1     | 0     | 0     | 1     | 1     | 0     | 0     | $11 V_{dc}$         |
| 3            | 0                                      | 0     | 1  | 0     | 0             | 1     | 0     | 1     | 1     | 1     | 0     | 0     | $10 V_{dc}$         |
| 4            | 0                                      | 1     | 1  | 0     | 0             | 0     | 1     | 1     | 1     | 1     | 0     | 0     | $9 V_{dc}$          |
| 5            | 1                                      | 0     | 1  | 0     | 0             | 0     | 1     | 1     | 1     | 1     | 0     | 0     | $8 V_{dc}$          |
| 6            | 1                                      | 0     | 0  | 1     | 1             | 1     | 0     | 0     | 1     | 1     | 0     | 0     | $7 V_{dc}$          |
| 7            | 0                                      | 1     | 0  | 1     | 1             | 1     | 0     | 0     | 1     | 1     | 0     | 0     | $6 V_{dc}$          |
| 8            | 0                                      | 0     | 0  | 1     | 0             | 1     | 0     | 1     | 1     | 1     | 0     | 0     | $5 V_{dc}$          |
| 9            | 0                                      | 1     | 0  | 1     | 0             | 0     | 1     | 1     | 1     | 1     | 0     | 0     | $4 V_{dc}$          |
| 10           | 1                                      | 0     | 0  | 1     | 0             | 0     | 1     | 1     | 1     | 1     | 0     | 0     | $3 V_{dc}$          |
| 11           | 1                                      | 0     | 0  | 0     | 1             | 1     | 0     | 0     | 0     | 1     | 0     | 1     | $2 V_{dc}$          |
| 12           | 0                                      | 1     | 0  | 0     | 1             | 1     | 0     | 0     | 0     | 1     | 0     | 1     | $1 V_{dc}$          |
| 13           | 0                                      | 0     | 0  | 0     | 1             | 0     | 1     | 0     | 1     | 0     | 1     | 0     | 0                   |
| 14           | 0                                      | 1     | 0  | 0     | 0             | 0     | 1     | 1     | 1     | 0     | 1     | 0     | -1 V <sub>dc</sub>  |
| 15           | 1                                      | 0     | 0  | 0     | 0             | 0     | 1     | 1     | 1     | 0     | 1     | 0     | -2 V <sub>dc</sub>  |
| 16           | 1                                      | 0     | 0  | 1     | 1             | 1     | 0     | 0     | 0     | 0     | 1     | 1     | -3 V <sub>dc</sub>  |
| 17           | 0                                      | 1     | 0  | 1     | 1             | 1     | 0     | 0     | 0     | 0     | 1     | 1     | -4 V <sub>dc</sub>  |
| 18           | 0                                      | 0     | 0  | 1     | 1             | 0     | 1     | 0     | 0     | 0     | 1     | 1     | -5 V <sub>dc</sub>  |
| 19           | 0                                      | 1     | 0  | 1     | 0             | 0     | 1     | 1     | 0     | 0     | 1     | 1     | $-6 V_{dc}$         |
| 20           | 1                                      | 0     | 0  | 1     | 0             | 0     | 1     | 1     | 0     | 0     | 1     | 1     | -7 V <sub>dc</sub>  |
| 21           | 1                                      | 0     | 1  | 0     | 1             | 1     | 0     | 0     | 0     | 0     | 1     | 1     | -8 V <sub>dc</sub>  |
| 22           | 0                                      | 1     | 1  | 0     | 1             | 1     | 0     | 0     | 0     | 0     | 1     | 1     | -9 V <sub>dc</sub>  |
| 23           | 0                                      | 0     | 1  | 0     | 1             | 0     | 1     | 0     | 0     | 0     | 1     | 1     | $-10 V_{dc}$        |
| 24           | 0                                      | 1     | 1  | 0     | 0             | 0     | 1     | 1     | 0     | 0     | 1     | 1     | -11 V <sub>dc</sub> |
| 25           | 1                                      | 0     | 1  | 0     | 0             | 0     | 1     | 1     | 0     | 0     | 1     | 1     | $-12V_{dc}$         |



Figure 2. Current path with output voltage of (a) +2 Vdc, (b) -6 Vdc, (c) +5 Vdc, and (d) -12 Vdc

#### 3. PHOTOVOLTAIC SYSTEM

PV system-based power generation has received a lot of attention due to its numerous benefits, which include ease of allocation, longer life, lack of noise and pollution, faster installation, high mobility and component portability, and the ability to produce power output that can meet peak load requirements. PV systems are therefore employed in a wide range of industrial applications, including battery charging systems, solar-powered hybrid vehicles, satellite power systems, solar-powered water pumps, and so on [20]. The job of the DC-DC voltage converters is to match the properties of the load with those of the solar panels. The four sets of PV power systems employed are shown in Figure 3 as having the attributes shown, where Figure 3(a) shows the voltage and current characteristics as well as the voltage and power of PV1 & PV2, while Figure 3(b) shows the voltage and current characteristics as well as the voltage and power of PV3 & PV4.



Figure 3. I-V and P-V characteristics of used PV systems (a) PV1 & PV2, and (b) PV3 & PV4.

The PV systems are coupled to provide voltages in a (1:1:5:5) Vdc configuration. One PV series and one PV in parallel were employed in the first set (1Vdc). Five PV are connected in series and three are connected in parallel in the second set (5Vdc). The output power and voltage (P-V) waveform are shown in this picture with the open-circuit voltage (Voc) and short-circuit current (I-V) waveforms. A step-up converter is used to obtain the required DC output voltage. To determine the maximum power of the PVs, the maximum power point tracking (MPPT) method can be utilized. The perturb and observe (P&O) approach was employed in this study [21]. The PV parameters are explained in Table 2. Figure 4 depicts the whole MATLAB circuit utilized in this investigation.

| Table 2. PV Parameters |  |
|------------------------|--|
|------------------------|--|

| Components                | Specifications |
|---------------------------|----------------|
| Number of panels          | 1              |
| Number of cells in series | 1              |
| Cell                      | 4              |
| Short circuit current     | 7.84           |
| Operating temperature     | 25°            |
| Maximum system voltage    | 29             |
| Cpv                       | 2mF            |



Figure 4. Model circuit of the 25-level inverter

#### 4. SIMULATION AND RESULTS

The suggested system shown in Figure 4 is represented by a MATLAB programmer model that comprises of four PV systems to produce four power DC set voltages of 35 V, 35 V, 175 V, and 175 V, respectively, according to the (1:1:5:5) Vdc structure. R=100 and L=200 mH are chosen for the load, while 3 kHz is selected as the switching frequency. PV1 and PV2 have a 200 w output whereas PV3 and PV4 have a 3 kw output. In order to obtain the 25-level voltage, Figure 5 depicts a multicarrier PWM algorithm using the PD approach by comparing the sine wave reference with the carriers to generate the inverter trigger signals. Despite the fact that the sun radiation varies at random between 200 and 1000 w/m<sup>2</sup> as seen in Figure 6, the temperatures for all PV systems are considered to be constant at 25 °C and 1000 w/m<sup>2</sup>, Figures 7 and 8 depict the single-phase and three-phase 25-level voltage and current waveforms, respectively. These waveforms FFT analysis is shown in Figures 9 and 10. The THD values for the output voltage and current of a single-phase system are 1.2% and 0.462%, respectively, whereas they are 1.07% and 0.342% for a three-phase system. These numbers demonstrate the system's adaptability to many environmental factors. In order to highlight the suggested MLI circuit's benefits and strong points, it is crucial to contrast it with other structures. The comparisons between the proposed circuit and various topologies were explained in Table 3.



Figure 5. Multicarrier PWM algorithm using PD technique



Table 3. Compares the system volumes of our suggested type and other types.

Figure 6. The proposed irradiation

Design a 25-level inverter topology with less switching devices fed by PV systems (Ali Riyadh Ali)



Figure 7. Single-phase 25-level voltage and current at T=25  $^\circ C$  and 1000 w/m²

Figure 8. Three-phase 25-level line voltages and currents at T=25  $^\circ\text{C}$  and 1000 w/m²



Figure 9. The FFT analysis of the single-phase 25-level output voltage and current



Figure 10. The FFT analysis of the three-phase 25-level output voltage and current

#### 5. CONCLUSION

This study proposes and models a novel 25-Level inverter design with multicarrier PWM, 12 switches, and 4 PV Systems as DC sources. The effectiveness and benefits of the suggested topology are shown by the simulation results. The control circuit is straightforward and does not become more complicated as the number of levels rises. Therefore, the suggested method is appropriate and usable as a solution for ON and OFF grid applications. The THD values are quite low and acceptable.

#### REFERENCES

- R. Majdoul, A. Abouloifa, E. Abdelmounim, M. Aboulfatah, A. Touati, and A. Moutabir, "Backstepping controller of five-level three-phase inverter," *MATEC Web Conf.*, vol. 16, 2014, doi: 10.1051/matecconf/20141606003.
- [2] A. Sheir, M. Z. Youssef, and M. Orabi, "A novel bidirectional T-type multilevel inverter for electric vehicle applications," *IEEE Trans. Power Electron.*, vol. 34, no. 7, pp. 6648–6658, 2019, doi: 10.1109/TPEL.2018.2871624.
- [3] O. Salama, A. Tabyaoui, and M. Benchagra, "Control Methods on Three-phase Power Converters in Photovoltaic Systems," Int. J. Power Electron. Drive Syst., vol. 9, no. 4, p. 1851, 2018, doi: 10.11591/ijpeds.v9.i4.pp1851-1865.
- [4] M. Dabbaghjamanesh, A. Moeini, M. Ashkaboosi, P. Khazaei, and K. Mirzapalangi, "High Performance Control of Grid Connected Cascaded H-Bridge Active Rectifier Based on Type II-Fuzzy Logic Controller with Low Frequency Modulation Technique," *Int. J. Electr. Comput. Eng.*, vol. 6, no. 2, p. 484, 2016, doi: 10.11591/ijece.v6i2.pp484-494.
- Technique," Int. J. Electr. Comput. Eng., vol. 6, no. 2, p. 484, 2016, doi: 10.11591/ijece.v6i2.pp484-494.
  [5] K. K. Gupta and P. Bhatnagar, "Multilevel inverters: Conventional and emerging topologies and their control," Multilevel Inverters Conv. Emerg. Topol. Their Control, pp. 1–209, 2017, doi: 10.1016/C2016-0-03360-0.
- [6] M. D. Siddique, S. Mekhilef, N. M. Shah, A. Sarwar, A. Iqbal, and M. A. Memon, "A New Multilevel Inverter Topology with Reduce Switch Count," *IEEE Access*, vol. 7, pp. 58584–58594, 2019, doi: 10.1109/ACCESS.2019.2914430.
- [7] P. Prem et al., "A novel cross-connected multilevel inverter topology for higher number of voltage levels with reduced switch count," Int. Trans. Electr. Energy Syst., vol. 30, no. 6, 2020, doi: 10.1002/2050-7038.12381.
- [8] M. Sarebanzadeh, M. A. Hosseinzadeh, C. Garcia, E. Babaei, S. Islam, and J. Rodriguez, "Reduced Switch Multilevel Inverter Topologies for Renewable Energy Sources," *IEEE Access*, vol. 9, pp. 120580–120595, 2021, doi: 10.1109/ACCESS.2021.3105832.
- [9] A. A. Saleh, R. K. Antar, and H. Al-Badrani, "Design of new structure of multilevel inverter based on modified absolute sinusoidal pwm technique," *Int. J. Power Electron. Drive Syst.*, vol. 12, no. 4, pp. 2314–2321, 2021, doi: 10.11591/ijpeds.v12.i4.pp2314-2321.
- [10] A. Ouchatti, R. Majdoul, A. Moutabir, A. Taouni, and A. Touati, "Modified T-type topology of three-phase multi-level inverter for photovoltaic systems," *Int. J. Electr. Comput. Eng.*, vol. 12, no. 1, pp. 262–268, 2022, doi: 10.11591/ijece.v12i1.pp262-268.
- [11] R. K. Antar, T. A. Hussein, and A. M. Abdullah, "Design and implementation of reduced number of switches for new multilevel inverter topology without zero-level state," *Int. J. Power Electron. Drive Syst.*, vol. 13, no. 1, pp. 401–410, 2022, doi: 10.11591/ijpeds.v13.i1.pp401-410.
- [12] N. Karami, N. Moubayed, and R. Outbib, "General review and classification of different MPPT Techniques," *Renew. Sustain. Energy Rev.*, vol. 68, pp. 1–18, 2017, doi: 10.1016/j.rser.2016.09.132.
- [13] S. Kouro et al., "Recent advances and industrial applications of multilevel converters," IEEE Trans. Ind. Electron., vol. 57, no. 8, pp. 2553–2580, 2010, doi: 10.1109/TIE.2010.2049719.
- [14] R. José, L. Jih-Sheng, and P. Fangzheng, "Multilevel inverters: A survey of topologies, controls, and applications," *IEEE Trans. Ind. Electron.*, vol. 49, no. 2, pp. 724–738, 2002.
- [15] R. Agrawal and S. Jain, "Comparison of reduced part count multilevel inverters (RPC-MLIs) for integration to the grid," Int. J. Electr. Power Energy Syst., vol. 84, pp. 214–224, 2017, doi: 10.1016/j.ijepes.2016.05.011.
- [16] L. M. Akram Alsaqal, A. M. T. Ibraheem Alnaib, and O. T. Mahmood, "Compression of multiple modulation techniques for various topologies of multilevel converters for single phase ac motor drive," *Int. J. Power Electron. Drive Syst.*, vol. 10, no. 2, pp. 662–671, 2019, doi: 10.11591/ijpeds.v10.i2.pp662-671.
- [17] H. Al-Badrani, R. K. Antar, and A. A. Saleh, "Modeling of 81-Level Inverter Based on a Novel Control Technique," Prz. Elektrotechniczny, vol. 98, no. 3, pp. 54–59, 2022, doi: 10.15199/48.2022.03.13.
- [18] R. K. Antar, "Multilevel inverter with unequal and selected DC voltage sources using modified absolute sinusoidal PWM

technique," in 1st International Scientific Conference of Engineering Sciences - 3rd Scientific Conference of Engineering Science, ISCES 2018 - Proceedings, 2018, vol. 2018-Janua, pp. 62–67, doi: 10.1109/ISCES.2018.8340529.

- [19] C. R. Balamurugan, S. P. Natarajan, R. Bensraj, and B. Shanthi, "A Review on Modulation Strategies of Multi Level Inverter," *Indones. J. Electr. Eng. Comput. Sci.*, vol. 3, no. 3, p. 681, 2016, doi: 10.11591/ijeecs.v3.i3.pp681-705.
- [20] J. Sastry, P. Bakas, H. Kim, L. Wang, and A. Marinopoulos, "Evaluation of cascaded H-bridge inverter for utility-scale photovoltaic systems," *Renew. Energy*, vol. 69, pp. 208–218, 2014, doi: 10.1016/j.renene.2014.03.049.
- [21] M. A. Eltawil and Z. Zhao, "MPPT techniques for photovoltaic applications," *Renew. Sustain. Energy Rev.*, vol. 25, pp. 793–813, 2013, doi: 10.1016/j.rser.2013.05.022.
- [22] K. P. Draxe, M. S. B. Ranjana, and K. M. Pandav, "A cascaded asymmetric multilevel inverter with minimum number of switches for solar applications," 2014 Power Energy Syst. Conf. Towar. Sustain. Energy, PESTSE 2014, 2014, doi: 10.1109/PESTSE.2014.6805293.
- [23] R. S. Alishah and S. H. Hosseini, "A new multilevel inverter structure for high-power applications using multi-carrier PWM switching strategy," Int. J. Power Electron. Drive Syst., vol. 6, no. 2, pp. 318–325, 2015, doi: 10.11591/ijpeds.v6.i2.pp318-325.
- [24] A. Taheri, A. Rasulkhani, and H. P. Ren, "An Asymmetric Switched Capacitor Multilevel Inverter with Component Reduction," *IEEE Access*, vol. 7, pp. 127166–127176, 2019, doi: 10.1109/ACCESS.2019.2938980.
- [25] J. Sathik et al., "A multilevel inverter topology using diode half-bridge circuit with reduced power component," Energies, vol. 14, no. 21, 2021, doi: 10.3390/en14217249.

#### **BIOGRAPHIES OF AUTHORS**



Ali Riyadh Ali 💿 🛃 🖾 🌣 is a PhD researcher in the Department of Electrical Engineering, University of Mosul, Iraq, Mosul. He received his B.Sc., M.Sc. degrees in Electrical Engineering from Northern Technical University, University of Mosul, in 2011 and 2018, respectively. His research interests include the field of, Power Electronic Converters, Electrical drives, Renewable Energy, Energy Storage Systems, power quality, intelligent control. He can be contacted at email: alipower76@gmail.com.



Abdulghani Abdulrazzaq Abdulghafoor **B** S got his BSc degree from University of Sala Aldeen, Iraq in 1980 and M.Sc. and PhD degrees from Polytechnical Institute, USSR in 1986, 1990 respectively. Now he is a lecturer at Engineering college, University of Mosul. He is concerned in Power, Electrical Stations and Renewable energies. He can be contacted at email: drabdulghani18@uomosul.edu.iq.



**Rakan Khalil Antar b X s c** got his B.Sc., M.Sc. and Ph. D. degrees from University of Mosul, Iraq in 2002, 2005 and 2013 respectively. Now, he is a lecturer at Technical Engineering College, Northern Technical University, Iraq. He is concerned in power electronics, power quality's power converters and drives, and renewable energies. He can be contacted at email: rakan.antar@ntu.edu.iq or rakan.antar@gmail.com.